已收录 271484 条政策
 政策提纲
  • 暂无提纲
NPoint DCT VLSI Architecture for Emerging HEVC Standard
[摘要] This work presents a flexible VLSI architecture to compute theN-point DCT. Since HEVC supports different block sizes for the computation of the DCT, that is,4×4up to32×32, the design of a flexible architecture to support them helps reducing the area overhead of hardware implementations. The hardware proposed in this work is partially folded to save area and to get speed for large video sequences sizes. The proposed architecture relies on the decomposition of the DCT matrices into sparse submatrices in order to reduce the multiplications. Finally, multiplications are completely eliminated using the lifting scheme. The proposed architecture sustains real-time processing of 1080P HD video codec running at 150 MHz.
[发布日期]  [发布机构] 
[效力级别]  [学科分类] 电子、光学、磁材料
[关键词]  [时效性] 
   浏览次数:2      统一登录查看全文      激活码登录查看全文