Implementation of high-speed SHA-1 architecture
[摘要] References(6)Cited-By(5)This paper proposes a new SHA-1 architecture to exploit higher parallelism and to shorten the critical path for Hash operations. It enhances a performance without significant area penalty. We implemented the proposed SHA-1 architecture on FPGA that showed the maximum clock frequency of 118MHz allows a data throughput rate of 5.9Gbps. The throughput is about 26% higher, compared to other counterparts. It supports cryptography of high-speed multimedia data.
[发布日期] [发布机构]
[效力级别] [学科分类] 电子、光学、磁材料
[关键词] cryptography;secure hash algorithm;hardware design [时效性]