已收录 272882 条政策
 政策提纲
  • 暂无提纲
Stacked-FET linear SOI CMOS SPDT antenna switch with input P1dB greater than 40dBm
[摘要] References(4)Cited-By(2)The power handling capability is the most stringent specification for antenna switches, and this is dominated by a significant amount of leakage current of off-state FETs. For achieving maximum power handling capability of antenna switches, new DC I-V (FFI-V) characterization method to characterize RF P1dB point of off-state FETs is proposed and experimental study on optimum DC gate and body bias is performed based on proposed FFI-V method. Using Ron and Coff of minimum channel length MOSFETs at aforementioned optimum DC bias point, antenna switch design methodology for maximum power handling capability and minimum insertion loss is established. The designed SOI CMOS SPDT antenna switch integrated with switch controller shows insertion loss less than 0.5dB and input P1dB greater than +40dBm.
[发布日期]  [发布机构] 
[效力级别]  [学科分类] 电子、光学、磁材料
[关键词] antenna switch;leakage current;power handling capability;SOI CMOS;SPDT switch [时效性] 
   浏览次数:22      统一登录查看全文      激活码登录查看全文