已收录 270281 条政策
 政策提纲
  • 暂无提纲
An improved phase digitization mechanism for fast-locking low-power all-digital PLLs
[摘要] An improved phase digitization mechanism is designed to overcome limited lock-in range of low-power all-digital phase-locked loop (ADPLL) with phase prediction and edge snapshot circuit. The proposed mechanism including a dual-mode multiplexer-based time-to-digital converter (TDC) and accessional algorithm is verified in a modelled and simulated ADPLL. Results show that the ADPLL is able to lock in 7.8 µs, i.e., 187 cycles with a 24 MHz reference clock. The ADPLL also has strong recovery capability from sudden disturbance, for instance, it recovers in 8 µs with 0.38% disturbance.
[发布日期]  [发布机构] 
[效力级别]  [学科分类] 电子、光学、磁材料
[关键词] ADPLL;TDC;fast locking;low power;phase digitization [时效性] 
   浏览次数:25      统一登录查看全文      激活码登录查看全文