已收录 273081 条政策
 政策提纲
  • 暂无提纲
A 40-Gb/s 3-tap forward feedback equalizer with DLL-based delay time calibration
[摘要] This paper presents a 40-Gb/s 3-tap forward feedback equalizer (FFE) incorporating broadband active delay cell, multiplier & summer and a delay-locked loop (DLL). The active delay cell employs capacitive degeneration and negative impedance structures to broaden the bandwidth. The source-degenerated linear transconductor based multiplier & summer circuits are used through appropriate setting of the FFE tap coefficients. The delay time of the delay cells are calibrated by a DLL against process, voltage, and temperature (PVT) variations. For improving calibration accuracy, the phase detector adopting two symmetric XOR gates and the charge pump utilizing current splitting and self-detection compensation techniques are designed. The proposed circuit is fabricated in 130 nm BiCMOS process, which achieves a data rate of 40 Gb/s through 20-inch FR-4 PCB trace and the horizontal and vertical eye openings of 0.55 UI and 150 mV.
[发布日期]  [发布机构] 
[效力级别]  [学科分类] 电子、光学、磁材料
[关键词] feed-forward equalizer (FFE);delay-locked loop (DLL);delay time calibration;broadband technique;PVT insensitivity [时效性] 
   浏览次数:12      统一登录查看全文      激活码登录查看全文